mirror of
https://github.com/espressif/esp-idf.git
synced 2025-10-24 03:03:25 +00:00
Merge branch 'bugfix/remove_dis_rtc_ram_boot_efuse_bit_backport_v4.3' into 'release/v4.3'
efuse: remove DIS_RTC_RAM_BOOT efuse bit (backport v4.3) See merge request espressif/esp-idf!15233
This commit is contained in:
@@ -142,12 +142,12 @@ extern "C" {
|
||||
#define EFUSE_DIS_ICACHE_M (BIT(8))
|
||||
#define EFUSE_DIS_ICACHE_V 0x1
|
||||
#define EFUSE_DIS_ICACHE_S 8
|
||||
/* EFUSE_DIS_RTC_RAM_BOOT : R/W ;bitpos:[7] ;default: 1'b0 ; */
|
||||
/*description: Set this bit to disable boot from RTC RAM.*/
|
||||
#define EFUSE_DIS_RTC_RAM_BOOT (BIT(7))
|
||||
#define EFUSE_DIS_RTC_RAM_BOOT_M (BIT(7))
|
||||
#define EFUSE_DIS_RTC_RAM_BOOT_V 0x1
|
||||
#define EFUSE_DIS_RTC_RAM_BOOT_S 7
|
||||
/* EFUSE_RPT4_RESERVED5 : RO ;bitpos:[7] ;default: 1'b0 ; */
|
||||
/*description: Reserved */
|
||||
#define EFUSE_RPT4_RESERVED5 (BIT(7))
|
||||
#define EFUSE_RPT4_RESERVED5_M (BIT(7))
|
||||
#define EFUSE_RPT4_RESERVED5_V 0x1
|
||||
#define EFUSE_RPT4_RESERVED5_S 7
|
||||
/* EFUSE_RD_DIS : R/W ;bitpos:[6:0] ;default: 7'h0 ; */
|
||||
/*description: Set this bit to disable reading from BlOCK4-10.*/
|
||||
#define EFUSE_RD_DIS 0x0000007F
|
||||
@@ -571,12 +571,12 @@ extern "C" {
|
||||
#define EFUSE_DIS_ICACHE_M (BIT(8))
|
||||
#define EFUSE_DIS_ICACHE_V 0x1
|
||||
#define EFUSE_DIS_ICACHE_S 8
|
||||
/* EFUSE_DIS_RTC_RAM_BOOT : RO ;bitpos:[7] ;default: 1'b0 ; */
|
||||
/*description: The value of DIS_RTC_RAM_BOOT.*/
|
||||
#define EFUSE_DIS_RTC_RAM_BOOT (BIT(7))
|
||||
#define EFUSE_DIS_RTC_RAM_BOOT_M (BIT(7))
|
||||
#define EFUSE_DIS_RTC_RAM_BOOT_V 0x1
|
||||
#define EFUSE_DIS_RTC_RAM_BOOT_S 7
|
||||
/* EFUSE_RPT4_RESERVED5 : RO ;bitpos:[7] ;default: 1'b0 ; */
|
||||
/*description: Reserved */
|
||||
#define EFUSE_RPT4_RESERVED5 (BIT(7))
|
||||
#define EFUSE_RPT4_RESERVED5_M (BIT(7))
|
||||
#define EFUSE_RPT4_RESERVED5_V 0x1
|
||||
#define EFUSE_RPT4_RESERVED5_S 7
|
||||
/* EFUSE_RD_DIS : RO ;bitpos:[6:0] ;default: 7'h0 ; */
|
||||
/*description: The value of RD_DIS.*/
|
||||
#define EFUSE_RD_DIS 0x0000007F
|
||||
@@ -1583,12 +1583,12 @@ extern "C" {
|
||||
#define EFUSE_DIS_ICACHE_ERR_M (BIT(8))
|
||||
#define EFUSE_DIS_ICACHE_ERR_V 0x1
|
||||
#define EFUSE_DIS_ICACHE_ERR_S 8
|
||||
/* EFUSE_DIS_RTC_RAM_BOOT_ERR : RO ;bitpos:[7] ;default: 1'b0 ; */
|
||||
/*description: If DIS_RTC_RAM_BOOT is 1 then it indicates a programming error.*/
|
||||
#define EFUSE_DIS_RTC_RAM_BOOT_ERR (BIT(7))
|
||||
#define EFUSE_DIS_RTC_RAM_BOOT_ERR_M (BIT(7))
|
||||
#define EFUSE_DIS_RTC_RAM_BOOT_ERR_V 0x1
|
||||
#define EFUSE_DIS_RTC_RAM_BOOT_ERR_S 7
|
||||
/* EFUSE_RPT4_RESERVED5_ERR : RO ;bitpos:[7] ;default: 1'b0 ; */
|
||||
/*description: Reserved..*/
|
||||
#define EFUSE_RPT4_RESERVED5_ERR (BIT(7))
|
||||
#define EFUSE_RPT4_RESERVED5_ERR_M (BIT(7))
|
||||
#define EFUSE_RPT4_RESERVED5_ERR_V 0x1
|
||||
#define EFUSE_RPT4_RESERVED5_ERR_S 7
|
||||
/* EFUSE_RD_DIS_ERR : RO ;bitpos:[6:0] ;default: 7'h0 ; */
|
||||
/*description: If any bit in RD_DIS is 1 then it indicates a programming error.*/
|
||||
#define EFUSE_RD_DIS_ERR 0x0000007F
|
||||
|
||||
Reference in New Issue
Block a user