mirror of
				https://github.com/espressif/esp-idf.git
				synced 2025-10-31 04:59:55 +00:00 
			
		
		
		
	rmt: do not support rx wrap on esp32s2
Closes https://github.com/espressif/esp-idf/issues/8354
This commit is contained in:
		| @@ -50,7 +50,7 @@ static inline bool rmt_ll_is_mem_power_down(rmt_dev_t *dev) | ||||
|  | ||||
| static inline void rmt_ll_enable_mem_access(rmt_dev_t *dev, bool enable) | ||||
| { | ||||
|     dev->apb_conf.fifo_mask = enable; | ||||
|     dev->apb_conf.apb_fifo_mask = enable; | ||||
| } | ||||
|  | ||||
| static inline void rmt_ll_set_counter_clock_src(rmt_dev_t *dev, uint32_t channel, uint8_t src, uint8_t div_num, uint8_t div_a, uint8_t div_b) | ||||
| @@ -253,17 +253,7 @@ static inline uint32_t rmt_ll_tx_get_channel_status(rmt_dev_t *dev, uint32_t cha | ||||
|  | ||||
| static inline void rmt_ll_tx_set_limit(rmt_dev_t *dev, uint32_t channel, uint32_t limit) | ||||
| { | ||||
|     dev->tx_lim_ch[channel].limit = limit; | ||||
| } | ||||
|  | ||||
| static inline void rmt_ll_rx_set_limit(rmt_dev_t *dev, uint32_t channel, uint32_t limit) | ||||
| { | ||||
|     dev->tx_lim_ch[channel].rx_lim = limit; | ||||
| } | ||||
|  | ||||
| static inline uint32_t rmt_ll_rx_get_limit(rmt_dev_t *dev, uint32_t channel) | ||||
| { | ||||
|     return dev->tx_lim_ch[channel].rx_lim; | ||||
|     dev->tx_lim_ch[channel].tx_lim = limit; | ||||
| } | ||||
|  | ||||
| static inline void rmt_ll_enable_tx_end_interrupt(rmt_dev_t *dev, uint32_t channel, bool enable) | ||||
| @@ -302,12 +292,6 @@ static inline void rmt_ll_enable_tx_loop_interrupt(rmt_dev_t *dev, uint32_t chan | ||||
|     dev->int_ena.val |= (enable << (channel + 16)); | ||||
| } | ||||
|  | ||||
| static inline void rmt_ll_enable_rx_thres_interrupt(rmt_dev_t *dev, uint32_t channel, bool enable) | ||||
| { | ||||
|     dev->int_ena.val &= ~(1 << (channel + 20)); | ||||
|     dev->int_ena.val |= (enable << (channel + 20)); | ||||
| } | ||||
|  | ||||
| static inline void rmt_ll_clear_tx_end_interrupt(rmt_dev_t *dev, uint32_t channel) | ||||
| { | ||||
|     dev->int_clr.val = (1 << (channel * 3)); | ||||
| @@ -338,11 +322,6 @@ static inline void rmt_ll_clear_tx_loop_interrupt(rmt_dev_t *dev, uint32_t chann | ||||
|     dev->int_clr.val = (1 << (channel + 16)); | ||||
| } | ||||
|  | ||||
| static inline void rmt_ll_clear_rx_thres_interrupt(rmt_dev_t *dev, uint32_t channel) | ||||
| { | ||||
|     dev->int_clr.val = (1 << (channel + 20)); | ||||
| } | ||||
|  | ||||
| static inline uint32_t rmt_ll_get_tx_end_interrupt_status(rmt_dev_t *dev) | ||||
| { | ||||
|     uint32_t status = dev->int_st.val; | ||||
| @@ -379,12 +358,6 @@ static inline uint32_t rmt_ll_get_tx_loop_interrupt_status(rmt_dev_t *dev) | ||||
|     return (status & 0xF0000) >> 16; | ||||
| } | ||||
|  | ||||
| static inline uint32_t rmt_ll_get_rx_thres_interrupt_status(rmt_dev_t *dev) | ||||
| { | ||||
|     uint32_t status =  dev->int_st.val; | ||||
|     return (status & 0xF00000) >> 20; | ||||
| } | ||||
|  | ||||
| static inline void rmt_ll_tx_set_carrier_high_low_ticks(rmt_dev_t *dev, uint32_t channel, uint32_t high_ticks, uint32_t low_ticks) | ||||
| { | ||||
|     HAL_FORCE_MODIFY_U32_REG_FIELD(dev->carrier_duty_ch[channel], high, high_ticks); | ||||
| @@ -445,11 +418,6 @@ static inline void rmt_ll_write_memory(rmt_mem_t *mem, uint32_t channel, const r | ||||
|     } | ||||
| } | ||||
|  | ||||
| static inline void rmt_ll_rx_enable_pingpong(rmt_dev_t *dev, uint32_t channel, bool enable) | ||||
| { | ||||
|     dev->conf_ch[channel].conf1.chk_rx_carrier_en = enable; | ||||
| } | ||||
|  | ||||
| static inline void rmt_ll_config_update(rmt_dev_t *dev, uint32_t channel) | ||||
| { | ||||
| } | ||||
|   | ||||
		Reference in New Issue
	
	Block a user
	 morris
					morris