mirror of
https://github.com/espressif/esp-idf.git
synced 2025-11-02 13:45:46 +00:00
dac: optimize the dma stratege
This commit is contained in:
@@ -271,7 +271,7 @@ config SOC_CPU_WATCHPOINT_SIZE
|
||||
int
|
||||
default 64
|
||||
|
||||
config SOC_DAC_PERIPH_NUM
|
||||
config SOC_DAC_CHAN_NUM
|
||||
int
|
||||
default 2
|
||||
|
||||
|
||||
@@ -277,23 +277,23 @@ typedef enum {
|
||||
*
|
||||
*/
|
||||
typedef enum {
|
||||
DAC_DIGI_CLK_SRC_APB = SOC_MOD_CLK_APB,
|
||||
DAC_DIGI_CLK_SRC_APLL = SOC_MOD_CLK_APLL,
|
||||
DAC_DIGI_CLK_SRC_DEFAULT = SOC_MOD_CLK_APB,
|
||||
DAC_DIGI_CLK_SRC_APB = SOC_MOD_CLK_APB, /*!< Select APB as the source clock */
|
||||
DAC_DIGI_CLK_SRC_APLL = SOC_MOD_CLK_APLL, /*!< Select APLL as the source clock */
|
||||
DAC_DIGI_CLK_SRC_DEFAULT = SOC_MOD_CLK_APB, /*!< Select APB as the default source clock */
|
||||
} soc_periph_dac_digi_clk_src_t;
|
||||
|
||||
/**
|
||||
* @brief Array initializer for all supported clock sources of DAC cosine wave generator
|
||||
*/
|
||||
#define SOC_DAC_COSINE_CLKS {DAC_COSINE_CLK_SRC_RTC}
|
||||
#define SOC_DAC_COSINE_CLKS {SOC_MOD_CLK_RTC_FAST}
|
||||
|
||||
/**
|
||||
* @brief DAC cosine wave generator clock source
|
||||
*
|
||||
*/
|
||||
typedef enum {
|
||||
DAC_COSINE_CLK_SRC_RTC = SOC_MOD_CLK_RTC_FAST,
|
||||
DAC_COSINE_CLK_SRC_DEFAULT = SOC_MOD_CLK_RTC_FAST,
|
||||
DAC_COSINE_CLK_SRC_RTC_FAST = SOC_MOD_CLK_RTC_FAST, /*!< Select RTC FAST as the source clock */
|
||||
DAC_COSINE_CLK_SRC_DEFAULT = SOC_MOD_CLK_RTC_FAST, /*!< Select RTC FAST as the default source clock */
|
||||
} soc_periph_dac_cosine_clk_src_t;
|
||||
|
||||
#ifdef __cplusplus
|
||||
|
||||
@@ -4,13 +4,12 @@
|
||||
* SPDX-License-Identifier: Apache-2.0
|
||||
*/
|
||||
|
||||
#ifndef _SOC_DAC_CHANNEL_H
|
||||
#define _SOC_DAC_CHANNEL_H
|
||||
#pragma once
|
||||
|
||||
#define DAC_GPIO17_CHANNEL DAC_CHAN_0
|
||||
#define DAC_CHAN_0_GPIO_NUM 17
|
||||
#define DAC_CHAN0_GPIO_NUM 17
|
||||
#define DAC_CHANNEL_1_GPIO_NUM DAC_CHAN0_GPIO_NUM //`DAC_CHANNEL_1_GPIO_NUM` is defined for DAC legacy driver, indicating the first DAC channel.
|
||||
|
||||
#define DAC_GPIO18_CHANNEL DAC_CHAN_1
|
||||
#define DAC_CHAN_1_GPIO_NUM 18
|
||||
|
||||
#endif
|
||||
#define DAC_CHAN1_GPIO_NUM 18
|
||||
#define DAC_CHANNEL_2_GPIO_NUM DAC_CHAN1_GPIO_NUM //`DAC_CHANNEL_2_GPIO_NUM` is defined for DAC legacy driver, indicating the second DAC channel.
|
||||
|
||||
@@ -130,7 +130,7 @@
|
||||
#define SOC_CPU_WATCHPOINT_SIZE 64 // bytes
|
||||
|
||||
/*-------------------------- DAC CAPS ----------------------------------------*/
|
||||
#define SOC_DAC_PERIPH_NUM 2
|
||||
#define SOC_DAC_CHAN_NUM 2
|
||||
#define SOC_DAC_RESOLUTION 8 // DAC resolution ratio 8 bit
|
||||
|
||||
/*-------------------------- GPIO CAPS ---------------------------------------*/
|
||||
|
||||
Reference in New Issue
Block a user