Files
esp-idf/components/esp32
Ivan Grokhotkov 73e8afc5b9 soc: place constant data from rtc_clk.c into DRAM
In release mode, switches in rtc_clk_bbpll_set would be converted to
jump tables. These tables would be placed into .rodata, which caused
rtc_clk_cpu_freq_set to be unusable while cache is disabled. This
manifested itself in crashes when exiting from light sleep:

https://esp32.com/posting.php?mode=reply&f=13&t=3089#pr14590
2017-09-26 17:08:49 +08:00
..
2017-09-26 13:36:53 +08:00
2017-09-26 13:36:53 +08:00
2017-09-12 12:12:13 +08:00
2016-11-23 17:23:21 +08:00
2016-08-17 23:08:22 +08:00
2016-12-19 14:23:39 +08:00
2017-04-11 15:45:54 +08:00
2017-09-13 16:55:30 +08:00
2017-09-13 16:55:30 +08:00